SIMD ISAReturn TypeNameArgumentsInstruction Group
Heliumuint16x8_t[__arm_]vbicq_m_n[_u16](uint16x8_t a, const uint16_t imm, mve_pred16_t p)Bit manipulation / Bitwise clear
Description
Compute a bitwise AND of a vector register and the complement of an immediate value.
Results
Qda result
This intrinsic compiles to the following instructions:

VMSR P0,Rp

VPST

VBICT.I16 Qda,#imm

Argument Preparation
a register: Qdaimm p register: Rp
Architectures
MVE