[__arm_]veorq_m[_f32]
SIMD ISA | Return Type | Name | Arguments | Instruction Group | |
---|---|---|---|---|---|
Helium | float32x4_t | [__arm_]veorq_m[_f32] | (float32x4_t inactive, float32x4_t a, float32x4_t b, mve_pred16_t p) | Logical / Exclusive OR | |
Description Compute a bitwise EOR of a vector register with another vector register. The result is written to the destination vector register. Results Qd result This intrinsic compiles to the following instructions: VMSR VPST VEORT Argument Preparation inactive register: Qda register: Qnb register: Qmp register: Rp Architectures MVE |
Copyright © 1995-2025 Arm Limited (or its affiliates). All rights reserved.