SIMD ISAReturn TypeNameArgumentsInstruction Group
Heliumuint32x4_t[__arm_]vmvnq_m[_u32](uint32x4_t inactive, uint32x4_t a, mve_pred16_t p)Logical / Bitwise NOT
Description
Bitwise invert the value of a vector register and place the result in another vector register.
Results
Qd result
This intrinsic compiles to the following instructions:

VMSR P0,Rp

VPST

VMVNT Qd,Qm

Argument Preparation
inactive register: Qda register: Qmp register: Rp
Architectures
MVE