SIMD ISAReturn TypeNameArgumentsInstruction Group
Heliumuint32x4_t[__arm_]vrshrq[_n_u32](uint32x4_t a, const int imm)Shift / Right / Vector rounding shift right
Description
The immediate variant shifts each element of a vector register to the right by the immediate value.
Results
Qd result
This intrinsic compiles to the following instructions:

VRSHR.U32 Qd,Qm,#imm

Argument Preparation
a register: Qmimm minimum: 1; maximum: 32
Architectures
MVE