vbslq_f64
SIMD ISA | Return Type | Name | Arguments | Instruction Group | |
---|---|---|---|---|---|
Neon | float64x2_t | vbslq_f64 | (uint64x2_t a, float64x2_t b, float64x2_t c) | Bit manipulation / Bitwise select | |
Description Bitwise Select. This instruction sets each bit in the destination SIMD&FP register to the corresponding bit from the first source SIMD&FP register when the original destination bit was 1, otherwise from the second source SIMD&FP register. Results Vd.16B result This intrinsic compiles to the following instructions: BSL Argument Preparation a register: Vd.16Bb register: Vn.16Bc register: Vm.16B Architectures A64 Operation
|
Copyright © 1995-2025 Arm Limited (or its affiliates). All rights reserved.