vcvtq_high_f32_bf16
SIMD ISA | Return Type | Name | Arguments | Instruction Group | |
---|---|---|---|---|---|
Neon | float32x4_t | vcvtq_high_f32_bf16 | (bfloat16x8_t a) | Data type conversion / Conversions | |
Description Shift Left Long (by element size). This instruction reads each vector element in the lower or upper half of the source SIMD&FP register, left shifts each result by the element size, writes the final result to a vector, and writes the vector to the destination SIMD&FP register. The destination vector elements are twice as long as the source vector elements. Results Vd.4S result This intrinsic compiles to the following instructions: SHLL2 Argument Preparation a register: Vn.8H Architectures A32, A64 Operation |
Copyright © 1995-2025 Arm Limited (or its affiliates). All rights reserved.