vfmlal_lane_high_f16
SIMD ISA | Return Type | Name | Arguments | Instruction Group | |
---|---|---|---|---|---|
Neon | float32x2_t | vfmlal_lane_high_f16 | (float32x2_t r, float16x4_t a, float16x4_t b, const int lane) | Vector arithmetic / Multiply / Fused multiply-accumulate | |
Description Floating-point fused Multiply-Add Long to accumulator (by element). This instruction multiplies the vector elements in the first source SIMD&FP register by the specified value in the second source SIMD&FP register, and accumulates the product to the corresponding vector element of the destination SIMD&FP register. The instruction does not round the result of the multiply before the accumulation. Results Vd.2S result This intrinsic compiles to the following instructions: FMLAL2 Argument Preparation r register: Vd.2Sa b lane minimum: 0; maximum: 3 Architectures A32, A64 Operation
|
Copyright © 1995-2025 Arm Limited (or its affiliates). All rights reserved.