vhsubq_u8
SIMD ISA | Return Type | Name | Arguments | Instruction Group | |
---|---|---|---|---|---|
Neon | uint8x16_t | vhsubq_u8 | (uint8x16_t a, uint8x16_t b) | Vector arithmetic / Subtract / Narrowing subtraction | |
Description Unsigned Halving Subtract. This instruction subtracts the vector elements in the second source SIMD&FP register from the corresponding vector elements in the first source SIMD&FP register, shifts each result right one bit, places each result into a vector, and writes the vector to the destination SIMD&FP register. Results Vd.16B result This intrinsic compiles to the following instructions: UHSUB Argument Preparation a register: Vn.16Bb register: Vm.16B Architectures v7, A32, A64 Operation
|
Copyright © 1995-2025 Arm Limited (or its affiliates). All rights reserved.