vmlsl_high_lane_s16
SIMD ISA | Return Type | Name | Arguments | Instruction Group | |
---|---|---|---|---|---|
Neon | int32x4_t | vmlsl_high_lane_s16 | (int32x4_t a, int16x8_t b, int16x4_t v, const int lane) | Scalar arithmetic / Vector multiply-subtract by scalar | |
Description Signed Multiply-Subtract Long (vector, by element). This instruction multiplies each vector element in the lower or upper half of the first source SIMD&FP register by the specified vector element of the second source SIMD&FP register and subtracts the results from the vector elements of the destination SIMD&FP register. The destination vector elements are twice as long as the elements that are multiplied. Results Vd.4S result This intrinsic compiles to the following instructions: SMLSL2 Argument Preparation a register: Vd.4Sb register: Vn.8Hv register: Vm.4Hlane minimum: 0; maximum: 3 Architectures A64 Operation
|
Copyright © 1995-2025 Arm Limited (or its affiliates). All rights reserved.