vmull_laneq_u16
SIMD ISA | Return Type | Name | Arguments | Instruction Group | |
---|---|---|---|---|---|
Neon | uint32x4_t | vmull_laneq_u16 | (uint16x4_t a, uint16x8_t v, const int lane) | Scalar arithmetic / Vector multiply by scalar and widen | |
Description Unsigned Multiply Long (vector, by element). This instruction multiplies each vector element in the lower or upper half of the first source SIMD&FP register by the specified vector element of the second source SIMD&FP register, places the results in a vector, and writes the vector to the destination SIMD&FP register. The destination vector elements are twice as long as the elements that are multiplied. Results Vd.4S result This intrinsic compiles to the following instructions: UMULL Argument Preparation a register: Vn.4Hv register: Vm.8Hlane minimum: 0; maximum: 7 Architectures A64 Operation
|
Copyright © 1995-2025 Arm Limited (or its affiliates). All rights reserved.