vmulxs_laneq_f32
SIMD ISA | Return Type | Name | Arguments | Instruction Group | |
---|---|---|---|---|---|
Neon | float32_t | vmulxs_laneq_f32 | (float32_t a, float32x4_t v, const int lane) | Vector arithmetic / Multiply / Multiply extended | |
Description Floating-point Multiply extended (by element). This instruction multiplies the floating-point values in the vector elements in the first source SIMD&FP register by the specified floating-point value in the second source SIMD&FP register, places the results in a vector, and writes the vector to the destination SIMD&FP register. Results Sd result This intrinsic compiles to the following instructions: FMULX Argument Preparation a register: Snv register: Vm.4Slane minimum: 0; maximum: 3 Architectures A64 Operation
|
Copyright © 1995-2025 Arm Limited (or its affiliates). All rights reserved.