vqdmulhh_lane_s16
SIMD ISA | Return Type | Name | Arguments | Instruction Group | |
---|---|---|---|---|---|
Neon | int16_t | vqdmulhh_lane_s16 | (int16_t a, int16x4_t v, const int lane) | Vector arithmetic / Multiply / Saturating multiply by scalar and widen | |
Description Signed saturating Doubling Multiply returning High half (by element). This instruction multiplies each vector element in the first source SIMD&FP register by the specified vector element of the second source SIMD&FP register, doubles the results, places the most significant half of the final results into a vector, and writes the vector to the destination SIMD&FP register. Results Hd result This intrinsic compiles to the following instructions: SQDMULH Argument Preparation a register: Hnv register: Vm.4Hlane minimum: 0; maximum: 3 Architectures A64 Operation
|
Copyright © 1995-2025 Arm Limited (or its affiliates). All rights reserved.