vqrshl_s16
SIMD ISA | Return Type | Name | Arguments | Instruction Group | |
---|---|---|---|---|---|
Neon | int16x4_t | vqrshl_s16 | (int16x4_t a, int16x4_t b) | Shift / Left / Vector saturating rounding shift left | |
Description Signed saturating Rounding Shift Left (register). This instruction takes each vector element in the first source SIMD&FP register, shifts it by a value from the least significant byte of the corresponding vector element of the second source SIMD&FP register, places the results into a vector, and writes the vector to the destination SIMD&FP register. Results Vd.4H result This intrinsic compiles to the following instructions: SQRSHL Argument Preparation a register: Vn.4Hb register: Vm.4H Architectures v7, A32, A64 Operation
|
Copyright © 1995-2025 Arm Limited (or its affiliates). All rights reserved.