vqshl_n_s64
SIMD ISA | Return Type | Name | Arguments | Instruction Group | |
---|---|---|---|---|---|
Neon | int64x1_t | vqshl_n_s64 | (int64x1_t a, const int n) | Shift / Left / Vector saturating shift left | |
Description Signed saturating Shift Left (register). This instruction takes each element in the vector of the first source SIMD&FP register, shifts each element by a value from the least significant byte of the corresponding element of the second source SIMD&FP register, places the results in a vector, and writes the vector to the destination SIMD&FP register. Results Dd result This intrinsic compiles to the following instructions: SQSHL Argument Preparation a register: Dnn minimum: 0; maximum: 63 Architectures v7, A32, A64 Operation
|
Copyright © 1995-2025 Arm Limited (or its affiliates). All rights reserved.