SIMD ISAReturn TypeNameArgumentsInstruction Group
Neonfloat16x8_tvreinterpretq_f16_p8(poly8x16_t a)Data type conversion / Reinterpret casts
Description
Vector reinterpret cast operation
Results
Vd.8H result
This intrinsic compiles to the following instructions:
Argument Preparation
a register: Vd.16B
Architectures
v7, A32, A64

Operation

No operation information.