SIMD ISAReturn TypeNameArgumentsInstruction Group
Neonpoly128_tvreinterpretq_p128_u64(uint64x2_t a)Data type conversion / Reinterpret casts
Description
Vector reinterpret cast operation
Results
Vd.2D result
This intrinsic compiles to the following instructions:
Argument Preparation
a register: Vd.1Q
Architectures
A32, A64

Operation

No operation information.