vrshlq_s32
SIMD ISA | Return Type | Name | Arguments | Instruction Group | |
---|---|---|---|---|---|
Neon | int32x4_t | vrshlq_s32 | (int32x4_t a, int32x4_t b) | Shift / Left / Vector rounding shift left | |
Description Signed Rounding Shift Left (register). This instruction takes each signed integer value in the vector of the first source SIMD&FP register, shifts it by a value from the least significant byte of the corresponding element of the second source SIMD&FP register, places the results in a vector, and writes the vector to the destination SIMD&FP register. Results Vd.4S result This intrinsic compiles to the following instructions: SRSHL Argument Preparation a register: Vn.4Sb register: Vm.4S Architectures v7, A32, A64 Operation
|
Copyright © 1995-2025 Arm Limited (or its affiliates). All rights reserved.