vrshrn_n_s32
SIMD ISA | Return Type | Name | Arguments | Instruction Group | |
---|---|---|---|---|---|
Neon | int16x4_t | vrshrn_n_s32 | (int32x4_t a, const int n) | Shift / Right / Vector rounding shift right and narrow | |
Description Rounding Shift Right Narrow (immediate). This instruction reads each unsigned integer value from the vector in the source SIMD&FP register, right shifts each result by an immediate value, writes the final result to a vector, and writes the vector to the lower or upper half of the destination SIMD&FP register. The destination vector elements are half as long as the source vector elements. The results are rounded. For truncated results, see SHRN. Results Vd.4H result This intrinsic compiles to the following instructions: RSHRN Argument Preparation a register: Vn.4Sn minimum: 1; maximum: 16 Architectures v7, A32, A64 Operation
|
Copyright © 1995-2025 Arm Limited (or its affiliates). All rights reserved.