vrsubhn_high_s32
SIMD ISA | Return Type | Name | Arguments | Instruction Group | |
---|---|---|---|---|---|
Neon | int16x8_t | vrsubhn_high_s32 | (int16x4_t r, int32x4_t a, int32x4_t b) | Vector arithmetic / Subtract / Narrowing subtraction | |
Description Rounding Subtract returning High Narrow. This instruction subtracts each vector element of the second source SIMD&FP register from the corresponding vector element of the first source SIMD&FP register, places the most significant half of the result into a vector, and writes the vector to the lower or upper half of the destination SIMD&FP register. Results Vd.8H result This intrinsic compiles to the following instructions: RSUBHN2 Argument Preparation r register: Vd.4Ha register: Vn.4Sb register: Vm.4S Architectures A64 Operation
|
Copyright © 1995-2025 Arm Limited (or its affiliates). All rights reserved.