vrsubhn_u16
SIMD ISA | Return Type | Name | Arguments | Instruction Group | |
---|---|---|---|---|---|
Neon | uint8x8_t | vrsubhn_u16 | (uint16x8_t a, uint16x8_t b) | Vector arithmetic / Subtract / Narrowing subtraction | |
Description Rounding Subtract returning High Narrow. This instruction subtracts each vector element of the second source SIMD&FP register from the corresponding vector element of the first source SIMD&FP register, places the most significant half of the result into a vector, and writes the vector to the lower or upper half of the destination SIMD&FP register. Results Vd.8B result This intrinsic compiles to the following instructions: RSUBHN Argument Preparation a register: Vn.8Hb register: Vm.8H Architectures v7, A32, A64 Operation
|
Copyright © 1995-2025 Arm Limited (or its affiliates). All rights reserved.