vsubw_s16
SIMD ISA | Return Type | Name | Arguments | Instruction Group | |
---|---|---|---|---|---|
Neon | int32x4_t | vsubw_s16 | (int32x4_t a, int16x4_t b) | Vector arithmetic / Subtract / Widening subtraction | |
Description Signed Subtract Wide. This instruction subtracts each vector element in the lower or upper half of the second source SIMD&FP register from the corresponding vector element in the first source SIMD&FP register, places the result in a vector, and writes the vector to the SIMD&FP destination register. All the values in this instruction are signed integer values. Results Vd.4S result This intrinsic compiles to the following instructions: SSUBW Argument Preparation a register: Vn.4Sb register: Vm.4H Architectures v7, A32, A64 Operation
|
Copyright © 1995-2025 Arm Limited (or its affiliates). All rights reserved.