You copied the Doc URL to your clipboard.

CMPLE (vectors)

Compare signed less than or equal to vector, setting the condition flags.

Compare active signed integer elements in the first source vector being less than or equal to corresponding signed elements in the second source vector, and place the boolean results of the comparison in the corresponding elements of the destination predicate. Inactive elements in the destination predicate register are set to zero. Sets the First (N), None (Z), !Last (C) condition flags based on the predicate result, and the V flag to zero.

This is a pseudo-instruction of CMP<cc> (vectors). This means:

  • The encodings in this description are named to match the encodings of CMP<cc> (vectors).
  • The assembler syntax is used only for assembly, and is not used on disassembly.
  • The description of CMP<cc> (vectors) gives the operational pseudocode for this instruction.

313029282726252423222120191817161514131211109876543210
00100100size0Zm100PgZn0Pd
ne

Greater than or equal

CMPLE <Pd>.<T>, <Pg>/Z, <Zm>.<T>, <Zn>.<T>

is equivalent to

CMPGE <Pd>.<T>, <Pg>/Z, <Zn>.<T>, <Zm>.<T>

Assembler Symbols

<Pd>

Is the name of the destination scalable predicate register, encoded in the "Pd" field.

<Zm>

Is the name of the second source scalable vector register, encoded in the "Zm" field.

<Zn>

Is the name of the first source scalable vector register, encoded in the "Zn" field.

<T> Is the size specifier, encoded in size:
size <T>
00 B
01 H
10 S
11 D
<Pg>

Is the name of the governing scalable predicate register P0-P7, encoded in the "Pg" field.

Operation

The description of CMP<cc> (vectors) gives the operational pseudocode for this instruction.