TRCTRACEIDR, Trace ID Register
The TRCTRACEIDR characteristics are:
Sets the trace ID for instruction trace.
External register TRCTRACEIDR bits [31:0] are architecturally mapped to AArch64 System register TRCTRACEIDR[31:0] .
RW fields in this register reset to architecturally UNKNOWN values.
This register is present only when TRCIDR5.TRACEIDSIZE != 0x00 and ETE is implemented. Otherwise, direct accesses to TRCTRACEIDR are RES0.
TRCTRACEIDR is a 32-bit register.
The TRCTRACEIDR bit assignments are:
TRACEID, bits [6:0]
Trace ID field. Sets the trace ID value for instruction trace. The width of the field is indicated by the value of TRCIDR5.TRACEIDSIZE. Unimplemented bits are RES0.
If an implementation supports AMBA ATB, then:
- The width of the field is 7 bits.
- Writing a reserved trace ID value does not affect behavior of the trace unit but it might cause UNPREDICTABLE behavior of the trace capture infrastructure.
See the AMBA ATB Protocol Specification for information about which ATID values are reserved.
On a Trace unit reset, this field resets to an architecturally UNKNOWN value.
Accessing the TRCTRACEIDR
Must be programmed if implemented.
Writes are CONSTRAINED UNPREDICTABLE if the trace unit is not in the Idle state.
TRCTRACEIDR can be accessed through the external debug interface:
This interface is accessible as follows:
- When OSLockStatus(), or !AllowExternalTraceAccess() or !IsTraceCorePowered() access to this register returns an Error.
- Otherwise access to this register is RW.